|
ZhangYuncheng 研究業績一覧 (6件 / 40件)
国際会議発表 (査読有り)
-
Chun Wang,
Hans Herdian,
Wenbin Zheng,
Chenxin Liu,
Jill Mayeda,
Yuxuan Liu,
Olivia Angel Yong,
Wenqian Wang,
Yuncheng Zhang,
Carrel Carrel,
Abanob Shehata,
Sena Kato,
Ibrahim Abdo,
Teruo Jyo,
Hiroshi Hamada,
Hiroyuki Takahashi,
Hiroyuki Sakai,
Atsushi Shirane,
Kenichi Okada.
A 236-266GHz 4-Element Amplifier-Last Phased-Array Transmitter in 65nm CMOS,
IEEE International Solid-State Circuits Conference (ISSCC),
Feb. 2024.
-
Dingxin Xu,
Zezheng Liu,
Yifeng Kuai,
Hongye Huang,
Yuncheng Zhang,
Zheng Sun,
Bangan Liu,
Wenqian Wang,
Yuang Xiong,
Junjun Qiu,
Waleed Madany,
Yi Zhang,
Ashbir Aviat Fadila,
Atsushi Shirane,
Kenichi Okada.
A 7GHz Digital PLL with Cascaded Fractional Divider and Pseudo-Differential DTC Achieving -62.1dBc Fractional Spur and 143.7fs Integrated Jitter,
IEEE International Solid-State Circuits Conference (ISSCC),
Feb. 2024.
国内会議発表 (査読なし・不明)
-
Yuang Xiong,
Dingxin Xu,
Yuncheng Zhang,
白根 篤史,
岡田 健一.
A Compact Class-F LC Oscillator with Multi-resonance Mode for Low Jitter PLL Designs,
電子情報通信学会 総合大会,
Mar. 2024.
-
Daxu Zhang,
Yuncheng Zhang,
Hongye Huang,
Dingxin Xu,
白根 篤史,
岡田 健一.
A Multi-Phase Frequency Synthesizer with Injection-Locking Ring Oscillator,
電子情報通信学会 総合大会,
Mar. 2024.
-
Zezheng Liu,
Hongye Huang,
Yuncheng Zhang,
白根 篤史,
岡田 健一.
A Nonlinearity Compensation Technique for Digital-to-Time Converter in All-Digital PLLs,
電子情報通信学会 総合大会,
Mar. 2024.
-
Zezheng Liu,
Hongye Huang,
Yuncheng Zhang,
白根 篤史,
岡田 健一.
A Nonlinearity Compensation Technique for Digital-to-Time Converter in All-Digital PLLs,
電子情報通信学会 総合大会,
Mar. 2024.
[ BibTeX 形式で保存 ]
[ 論文・著書をCSV形式で保存
]
[ 特許をCSV形式で保存
]
|